## HARVEY MUDD COLLEGE

# Engineering 102 Advanced Systems Engineering

## State Space Design of an Inverted Pendulum Controller

Author:
Aaron Rosen

Professors:
John Molinder
Qimin Yang
Philip Cha

Due: May 15, 2015

Abstract

- 1 Introduction
- 2 New Hardware
- 2.1 BlueSMiRF
- 2.2 Vehicle
- 3 Schematics

Alex

### 4 Raspberry Pi

Alex

- 4.1 Website
- 4.2 Python/C
- 5 FPGA Design

#### 5.1 FPGA

The FPGA reads data from the BlueSMiRF using UART hardware coded in SystemVerilog, processes and executes the command, and then sends an acknowledgment back to the Raspberry Pi. It is constructed as a controller-datapath pair with three main submodules in the datapath - receiveMSG, executeCommand, and sendAck. The SystemVerilog code installed on the FPGA is shown in Appendix C. The FPGA and BlueSMiRF are the only two electrical components on the breadboard. Two motors are connected to the  $\mu$ Mudd board's H-bridge screw terminals. The schematic is shown in figure.

The clock used to interface with the BlueSMiRF is implemented using a PLL that over-samples the 115.2 Kbaud UART frequency at 921.6kHz, or a factor of 8. This oversampler determines if there is an incoming message. The actual sampling of the BlueSMiRF's TX line is accomplished using a frequency divider that allows for sampling at the correct rate. The divider's phase can be frozen when the start bit has not yet been detected. This ensures that the sampling of the line is as close to the center of the transmission's clock as possible. The Raspberry Pi sends three characters, which are flushed by the Bluetooth module's buffer at the same time, so the command appears as a 30-bit message. The sampler stops sampling when it sees a stop bit, and either begins a new message if the next bit is a start bit, or signals to the controller that a command has been received of an entire command if the line has remained high.

The FPGA executes the command received by controlling the two motors via the H-Bridges on the  $\mu$ Mudd board. Each command consists of a PWM setting and rotation

direction for each motor and a duration for which the motors should be turning. A counter is used to create a reference clock for PWM; the power levels are referenced against this counter to determine the correct duty cycle. Multiplexers are used to route the power to the correct pins on the H-Bridge, allowing for both forward and backwards movement. To prevent the vehicle from running indefinitely, the timer stops incrementing when the requested duration is reached, and a signal is output that is used to cut power to the motors. Each LSb of the duration character corresponds to roughly one-tenth of a second.

Once the requested duration has been reached and power to the motors cut, the FPGA transmits the character 'A' back to the BlueSMiRF as an ACK code. After this ACK has been sent, the FPGA will return to the receiveMSG state and start to sample for a new command.

A flowchart detailing each state of the FPGA may be found in Appendix D.

- 6 Results
- 7 References
- 8 Parts List
- 9 Appendices
- 9.1 FPGA Code

VehicleControl.sv

```
//Aaron Rosen and Alex Rich
//E155 Final Project
```

module VehicleControl(input logic clk,

```
input logic RX

output logic
  TX,
output logic
  [1:0] HL,HR

,
output logic
  HbridgeEN,
output logic
  [2:0] state
,
output logic
  [7:0] char,
output logic
  sampler,
```

```
loadComplete
, loadStart ,
RXdone,
ackSent);
```

```
//top level module
logic [7:0] lmotor, rmotor, dur;
//logic loadStart, loadComplete;
logic executeStart, executeComplete; //executeStart
   should pulse when starting rather than staying high
logic ackStart;
logic pllclk;
logic reset, locked;
logic [1:0] HLled, HRled;
assign HbridgeEN = 1;
assign HLled = HL;
assign HRled = HR;
assign char = lmotor;
PLLclk2 pll(reset, clk, pllclk, locked); //sampler/UART
   clk
controller control(clk, loadComplete, executeComplete,
   ackSent, loadStart, executeStart, ackStart, state); //
   datapath controller
receiveMSG RXin(clk, pllclk, RX, loadStart, lmotor, rmotor,
   dur, loadComplete, sampler, RXdone); //UART msg Receive
executeCommand executor(clk,(loadComplete |
   executeStart),(~executeComplete & loadStart),lmotor,
   rmotor, dur, executeComplete, HL, HR); //powertrain
   control
sendAck TXout(pllclk, ackStart, ackSent, TX); //UART msg
   transmit
```

#### endmodule

module controller (input logic clk,

input logic
 loadComplete,
input logic
 executeComplete,
input logic ackSent,
output logic loadStart,
output logic
 executeStart,

```
output logic ackStart,
                                                output logic [2:0]
                                                    outputState);
//datapath controller
reg[2:0] state;
assign outputState = state;
logic execute, executeDelayed;
always_ff @(posedge clk)
         begin
                   case (state)
                             3, b001: begin
                                                                    i f (
                                                                       load Complete \\
                                                                       state
                                                                       <=3'
                                                                       b010
                                                                       ; //
                                                                       s\,t\,a\,t\,e
                                                                       becomes
                                                                       execute
                                                                    else
                                                                       state
                                                                       <=3'
                                                                       b001
                                                                       ; //
                                                                       s\,t\,a\,t\,e
                                                                       remains
                                                                       load
                                                          \quad \text{end} \quad
                             3'b010: begin
                                                                    if (
                                                                       execute Complete\\
```

```
state
                                             <=3'
                                             b100
                                             ; //
                                              s\,t\,a\,t\,e
                                              becomes
                                               ack
                                          _{
m else}
                                             state
                                             <=3'
                                             b010
                                             ; //
                                             state
                                             remains
                                              e\,x\,e\,c\,u\,t\,e
                               end
3'b100: begin
                                         if (
                                             ackSent
                                             state
                                             <=3'
                                             b001
                                             ; //
                                              s\,t\,a\,t\,e
                                              becomes
                                              load
                                          else
```

```
state
                                                                        <=3'
                                                                        b100
                                                                        ; //
                                                                        state
                                                                        remains
                                                                         ack
                                                            end
                                  default:
                                              state \leq = 3'b001; //default to
                                      load
                         endcase
                 end
        assign {ackStart, execute, loadStart}=state; //delegate signals
            accordingly
        flop executeDelay(clk, execute, executeDelayed);
        assign executeStart = execute & ~ executeDelayed;
endmodule
module receiveMSG(input logic clk, PLLclk,
                                    input logic RX, loadStart,
                                    output logic [7:0] lmotor, rmotor, dur,
                                    output logic loadComplete, sampler,
                                       RXdone);
        //top level for message recive subsystem
        logic [7:0] char;
        logic [15:0] idle;
        logic shiftSig;
        UARTRX receiveChar(clk, PLLclk, RX, loadStart, char, RXdone, sampler)
        pulse receivedChar(clk,RXdone,shiftSig);
        shift16 samplerIdle (sampler, PLLclk, idle);
        assign loadComplete = loadStart & idle [15] & ~(|idle [14:0]);
        always_ff @(posedge shiftSig)
                 begin
                          if (loadStart) {lmotor, rmotor, dur}={rmotor, dur,
                             char };
                 end
endmodule
module executeCommand(input logic clk,
                                                             input logic
```

```
resetDur,
                                                                presetDur,
                                                             input logic
                                                                [7:0] lmotor
                                                                , rmotor, dur
                                                             output logic
                                                                executeComplete
                                                             output logic
                                                                [1:0] HL,HR
                                                                );
        //top level for message execute subsystem
        logic LPWM,RPWM;
        durcheck #(30) duration(dur, clk, resetDur, presetDur,
            executeComplete);
        pwm lmotorPWM(lmotor[6:0], clk, resetDur, LPWM);
        pwm rmotorPWM(rmotor[6:0], clk, resetDur,RPWM);
        hBridgeIn LHbridge(LPWM, executeComplete, lmotor[7], HL);
        hBridgeIn RHbridge (RPWM, executeComplete, rmotor [7], HR);
endmodule
module sendAck(input logic clk,
                                          input logic ackStart,
                                          output logic ackSent,
                                          output logic TX);
        //top level for ack send subsystem
        UARTTX sendChar(clk, ackStart, TX, ackSent);
endmodule
module UARTTX(input logic clk,
                                    input logic ackStart,
                                    output logic TX,
                                    output logic msgSent);
        //UART TX Pin
        //ACK is "A" (0x41), msg is 11'b0_-0100_-0001_-11 = 11'
            b001_{-}0000_{-}01111 = 11'h107
        //TODO: Change shift register to more directly include TX
        logic resetTrigger;
        logic ackStartPulse;
        logic clk2;
        logic [10:0] msg;
        logic [3:0] count; //keeps track of the number of bits sent
        slowclk baudrate(clk,1'b1,clk2);
        always_ff @(posedge clk2)
```

```
begin
                          if (ackStart) \{ msg [9:0], msg [10] \} = \{ msg [10:0] \}; //
                             this is an 11-bit shift register
                          else \{ msg[9:0], msg[10] \} = \{ 10'h107, 1'h0 \};
                                     //reset message loop to default
                             position
                 end
        assign TX = msg[0];
        timeren #(4) bitCount(clk2, resetTrigger, ackStart, count);
        assign msgSent = (count == 4'hB) & ackStart; //message send
            high after 11th bit sent
        delay #(1) resetSig(clk,(msgSent|ackStartPulse),resetTrigger);
        pulse ackPulse(clk,ackStart,ackStartPulse);
endmodule
module UARTRX(input logic clk, PLLclk,
                            input logic RX,
                            input logic loadStart,
                            output logic [7:0] char,
                            output logic done,UART);
        //UART RX Pin
        logic [3:0] validCheck;
        logic valid;
        logic UARTclk;
        logic stopBit;
        logic resetTrigger;
        logic startBit;
        logic loadStartDelayed, doneDelayed;
        assign UART = UARTclk;
        always_ff @(posedge clk, posedge done)
                 begin
                          if(done) valid \leq 0;
                          else valid <= valid | (~|(validCheck));</pre>
                 end
        shift4 sampler (RX, PLLclk, validCheck);
        slowclk baudrate (PLLclk, valid, UARTclk);
        always_ff @(posedge UARTclk, posedge resetTrigger)
                 begin
                          if(resetTrigger) {done, startBit, char, stopBit} =
                              11'h001:
                          else {done, startBit, char, stopBit}={startBit,
                             char, stopBit, RX\; //this is an 12-bit shift
                             register
                 end
        delay2 #(1) doneDelay(PLLclk, done, doneDelayed);
```

```
delay #(1) loadStartDelay(clk, loadStart, loadStartDelayed);
        assign resetTrigger = doneDelayed | (~loadStartDelayed &
           loadStart);
endmodule
module hBridgeIn(input logic pwr, done, direction,
                                  output logic[1:0] out);
        //cuts power to H-Bridge when done is asserted
        logic [1:0] sig;
        assign sig[0]=0;
        assign sig[1] = pwr & ~done;
        assign out = direction \{ sig [0], sig [1] \} : sig ; //direction is sign
            in sign/mag number
endmodule
module pwm(input logic [6:0] power,
                    input logic clk, reset,
                    output logic wave);
        //Takes in an input signal and outputs corresponding PWM signal
        logic [6:0] count;
        timer #(7) pwmTimer(clk, reset, count);
        assign wave = (power > count);
endmodule
module durcheck #(parameter WIDTH=30)
                                  (input logic [7:0] dur,
                                  input logic clk, reset, preset,
                                 output logic done);
        //checks the duration and cuts power to the wheels when done
        logic [WIDTH-1:0] durTime;
        always_ff @(posedge clk, posedge reset)
                 begin
                         if (reset) durTime <=0;
                         else if (preset) durTime <= {dur, {WIDTH-8{1'b0}}
                         else if (done) durTime <= durTime;
                         else durTime <= durTime + 1'b1;</pre>
                end
        assign done = (dur == durTime[WIDTH-1:WIDTH-8]);
endmodule
module shift3rst(input logic in,clk,reset,
                           output logic [2:0] out);
        //3-register shift register with reset
        logic c,d,e;
        always_ff @(posedge clk, posedge reset)
                 if(reset)
```

```
begin
                                    c <=0;
                                    d <=0;
                                    e <=0;
                           end
                  else
                           begin
                                    c \le in;
                                    d \le c;
                                    e \le d;
                           end
         assign out = \{e,d,c\};
endmodule
module shift4(input logic in, clk,
                             output logic[3:0] out);
         //4-register shift register, outputs all shifted bits
         always_ff @(posedge clk)
                  begin
                           \operatorname{out}[0] <= \operatorname{in};
                           out[1] <= out[0];
                           out[2] <= out[1];
                           out[3] <= out[2];
                  end
endmodule
module shift16 (input logic in, clk,
                             output logic [15:0] out);
         //4-register shift register, outputs all shifted bits
         always_ff @(posedge clk)
                  begin
                           out \leq \{ \text{out} [14:0], \text{in} \};
                  end
endmodule
module slowclk (input logic clk, valid,
                              output logic clk2);
         //creates a second slow timer that is reliant on valid for
             centering
         logic [2:0] count;
         always_ff @(posedge clk)
                  begin
                           if (valid) count <= count + 3'h1; //if the
                               signal is valid, increment the counter
                               normally
                           else
                                    begin //if the signal is not valid,
```

```
hold the slow clock right before the
                                      transition
                                          count[2] \ll 0;
                                           count[1] \ll 1;
                                          count[0] \ll 1;
                                  end
                 end
        assign clk2=count[2];
endmodule
module timer #(parameter WIDTH=8)
                           (input logic clk, reset,
                            output logic [WIDTH-1:0] timeout);
        //a WIDTH-bit timer
        always_ff @(posedge clk, posedge reset)
                 begin
                         if(reset) timeout \ll 0;
                         else timeout <= timeout + 1'b1;</pre>
                 end
endmodule
module timeren #(parameter WIDTH=8)
                           (input logic clk, reset, enable,
                            output logic [WIDTH-1:0] timeout);
        //a WIDTH-bit timer with enable
        always_ff @(posedge clk, posedge reset)
                 begin
                         if(reset) timeout \ll 0;
                         else if(enable) timeout <= timeout + 1'b1;</pre>
                 end
endmodule
module flop #(parameter WIDTH=1)
                                   (input logic clk,
                                    input logic [WIDTH-1:0] d,
                                    output logic [WIDTH-1:0] q);
        always_ff @(posedge clk)
                 begin
                         q \ll d;
                 end
endmodule
module flopen #(parameter WIDTH=1)
                                   (input logic clk, en,
                                    input logic [WIDTH-1:0] d,
                                    output logic [WIDTH-1:0] q);
```

```
always_ff @(posedge clk)
                 begin
                         if(en) q \ll d;
                         else q \ll q;
                 end
endmodule
module delay #(parameter WIDTH=1)
                                   (input logic clk,
                                    input logic [WIDTH-1:0] d,
                                    output logic [WIDTH-1:0] q);
        logic [WIDTH-1:0] p;
        always_ff @(posedge clk)
                 begin
                         p \ll d;
                         q \ll p;
                 end
endmodule
module delay2 #(parameter WIDTH=1)
                                   (input logic clk,
                                    input logic [WIDTH-1:0] d,
                                    output logic [WIDTH-1:0] q);
        logic [WIDTH-1:0] p1, p2;
        always_ff @(posedge clk)
                 begin
                         p1 \ll d;
                         p2 <= p1;
                         q \ll p2;
                 end
endmodule
module pulse (input logic clk, in,
                                   output logic out);
        //creates a pulse when the input signal goes high
        logic delayed;
        delay in Delay (clk, in, delayed);
        assign out = in & ~ delayed;
endmodule
```